

CS N

READY

ADD

BWE\_N

WE\_N

BTRIM STDBY N

RWM wм

CLK

## SP-ULD-GF22FDX-PLUS

## Single Port Low Leakage

## **SRAM Memory Compiler**

*Ultra-Low Leakage*: High V<sub>T</sub> (HV<sub>T</sub>) and low leakage (LLHV<sub>T</sub>) devices are used with source biasing to minimize standby currents while operating at low voltage

Bit Cell: Utilizes GlobalFoundries® Ultra-Low Leakage, 6T(L110) bit cells to ensure high manufacturing yields

Five Power Modes: High Performance, Low Leakage, Standby, Retention, and Power Off modes provide flexibility for power optimization

Speed Grades: Three options to adjust the speed/leakage balance and optimize for high speed or low power operation

Memory Ready Output: Create a Pseudo-Dual Port memory utilizing the READY pin

High-Density Solutions: Abutment capability to enable multi-instance macros

Data Write-Through: Optionally prevent data out transitions during a write to reduce power

**Error Correction:** Optional SECDED logic for single-bit correction and dual bit detection

| Technology            | GF 22nm FDX <b>PLUS</b>          |
|-----------------------|----------------------------------|
| Voltage               | 0.65*/0.8V (typical)             |
| Temperature           | -40°C to +125°C                  |
| Power                 | Mesh                             |
| # Metal Layers        | 4 (or 5 if enabled)              |
| Speeds                | Slow   Medium   Fast             |
| BIST Mux              | Internal                         |
| Modes                 | Functional, BIST,<br>Scan, Sleep |
| * 65 under evaluation |                                  |

| Max Instance                 | 576Kb                     |
|------------------------------|---------------------------|
| Min Instance                 | 256 Bits                  |
| Word Width                   | 4 – 144                   |
| Banks                        | 1 or 2                    |
| Word Depth                   | 32 – 8192                 |
| Aspect Ratio                 | Column Fold: 4, 8 or 16   |
| Redundancy<br>(CMFOLD 8, 16) | Optional (4 or 8 repairs) |
| Write Enable                 | Optional Bit or Byte      |

| EDA Views (Partial List)       |                           |  |
|--------------------------------|---------------------------|--|
| Verilog Model with UPF         |                           |  |
| Liberty Files (NLDM, LVF, CCS) |                           |  |
| PDF and Text<br>Datasheets     | Redhawk APL               |  |
| LEF 5.8                        | Verilog Test Bench        |  |
| LVS SPICE Netlist              | Bitmap File (x, y)        |  |
| GDS                            | Power Grid (Voltus)       |  |
| Tessent MBIST<br>Control File  | Common Power Format (CPF) |  |

## About Nordic Semiconductor:

Located in Seattle, Washington, Nordic Semiconductor Seattle develops SRAM, ROM, and Register File compilers optimized for applications requiring ultra-low power, low leakage, or ultrahigh performance. Member of the GF® Partner Community.

http://www.mobile-semiconductor.com/

GlobalFoundries<sup>®</sup>

<sup>.65</sup> under evaluation