## RF1P-ULD-GF22FDX-PLUS

## **Single Port Low Leakage**



ADD DI

BWE N

WE\_N
BTRIM

STDBY N

RM

RWM

CLK

## **Register File Compiler**

**Ultra-Low Leakage**: High  $V_T$  (HV<sub>T</sub>) and low leakage HV<sub>T</sub> (LLHV<sub>T</sub>) devices used with source biasing to minimize standby currents while operating at low voltage

**Bit Cell:** Utilizes GlobalFoundries® Ultra-Low Leakage 6T (L110HD) bit cells to ensure high manufacturing yields

Four Power Modes: Active, Standby, Retention, and Power Off modes provide flexibility for power optimization

**Speed Grades:** Three options to adjust the speed/leakage balance and optimize for high speed or low power operation

**Reverse Body Bias:** Flexibility to make full use of FDSOI capabilities with pin selectable body bias settings

*High-Density Solutions:* Abutment capability to enable multi-instance macros

Data Write-Through: Optionally prevent data out transitions during the write to reduce power

| Technology     | GF 22nm FDX - PLUS                         |
|----------------|--------------------------------------------|
| Voltage        | .65V/0.8V typical                          |
| Temperature    | -40°C to +125°C                            |
| Power          | Mesh                                       |
| # Metal Layers | 4 with optional power connections in M5/C3 |
| Speeds         | Slow   Medium   Fast                       |
| BIST Mux       | Optional                                   |

| Max Instance | 72 Kilobits                   |
|--------------|-------------------------------|
| Min Instance | 128 Bits                      |
| Word Width   | 4 – 72                        |
| Word Depth   | 64 – 2048                     |
| Aspect Ratio | Column Fold: 4 or 8           |
| Write Enable | Optional Bit or Byte          |
| Modes        | Functional, BIST, Scan, Sleep |

| EDA Views (Partial List)       |  |
|--------------------------------|--|
| Verilog Model with UPF         |  |
| Liberty Files (NLDM, LVF, CCS) |  |
| Redhawk APL                    |  |
| Verilog Test Bench             |  |
| Bitmap File (x, y)             |  |
| Power Grid (Voltus)            |  |
| Common Power Format (CPF)      |  |
|                                |  |

## **About Mobile Semiconductor**

Nordic Semiconductor's Seattle memory team (formerly Mobile Semiconductor) provides SRAM, ROM, and Register File compilers optimized for ultra-low power, leakage, and high performance applications.

- www.mobile-semiconductor.com
- © April 2025 Nordic Semiconductor. All rights reserved.